### CSIR-CENTRAL ELECTRONICS ENGINEERING RESEARCH INSTITUTE, # PILANI (RAJ.) Dated: 29.07.2025 # Advt. No. PF-07/2025 # Online Interview/In Person Interview CSIR-Central Electronics Engineering Research Institute (CSIR-CEERI) is a premier research Institute in the field of Electronics, set up under the Council of Scientific & Industrial Research (CSIR). The Institute is looking for qualified candidates for the following project staff positions purely temporary engagements for various ongoing projects in the Institute. # Candidates are requested to read "Instruction To Apply" before apply. Online applications are invited from candidates for the Engagement of Project Staff. # **Details of Vacancies & Eligibility** | Post code | Project<br>No. & Title | Area/Group | Name &<br>Number<br>of Positions | Essential Qualification as on the last date of receipt of online applications i.e. 04.08.2025 | Age | Consolida<br>ted<br>Emolume<br>nts<br>Per<br>month<br>(fixed) | |-----------|----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------------------------------------------------------------| | 3305 | GAP-3342<br>&<br>Design and development<br>of sealed and plasma<br>assisted vacuum<br>tubes for mm-wave<br>absorption | High Power<br>Microwave<br>Systems<br>Group | JRF<br>&<br>01 | B.E./ B.Tech. (EEE/ Electronics/EE/ECE/ Electronics & | 35<br>Years | Rs. 37000/-<br>+HRA | | 3306 | GAP-3336<br>&<br>High-power and Portable<br>Sheet-beam Driven Sub-<br>THz Source for Wireless<br>High-Data-Rate<br>Communication | High Power<br>Microwave<br>Systems<br>Group | JRF & 02 NOTE: Joining Letter will be issued after receiving fund only. | B.E./ B.Tech. (EEE/ Electronics/EE/ECE/ Electronics & | 35<br>Years | Rs. 31000/-<br>UGC NET<br>or<br>GATE+HRA<br>or<br>Rs. 25000/-<br>+HRA | | 3307 | GAP-6519<br>&<br>Development of<br>Terahertz MEMS<br>switches for 6G<br>applications | Semiconductor<br>Process<br>Technology<br>Group | JRF<br>&<br>01 | B.E./ B.Tech/ M.Sc (Electronics/ Physics/ ECE/ EEE/ Electronics & Instrumentation/ Electrical Engg./ Electronics & Telecommunication/ Microwave/mechatronics/MEMS) or equivalent. + Scholars who are selected through National Eligibility tests- CSIR- UGC NET, GATE Or The selection process through National level examinations conducted by central Government Departments and their Agencies | 35<br>Years | Rs. 37000/-<br>+HRA | | | | | | such as DST, DBT, DAE, DRDO, MoE, ICAR, ICMR, IIT, IISc, | | | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3308 | IHP202408 & Development of an AI- Integrated Flexible Endoscope for Colonoscopy Applications | AITG | PA-I<br>&<br>01<br>and<br>PA-II<br>& | IISER, NISER etc SSC/ 10 <sup>TH</sup> +ITI or Diploma in Engineering / Technology | 35<br>Years | Rs. 18000/-<br>+HRA<br>or<br>Rs. 20000/-<br>+HRA | | 3309 | MMP015203 & CSIR Mission Mode Project on 'CSIR League for AI-based Industrial Manifestation (CLAIM)' Task-2: Learned Lensless Camera System using Accelerated Inverse Computational Imaging Task-9: Baseline profiling and ML-based analysis for cognitive differentiation of alertness from a state of fatigue/drowsiness through physiological and neurocognitive profiling | Advanced Information Technologies Group | O1 PAT-I/II & O1 and Senior-PAT & O1 | Project Associate —I (PAT-I) Essential Qualification: B.E./B.Tech in Electronics / Electronics and Instrumentations / Electronics and Communication Engineering / Electronics and Communications / Electronics and Electrical Engineering (EEE) or Equivalent Project Associate —II (PAT-II) Essential Qualification: B.E./B.Tech in Electronics / Electronics and Communication Engineering / Electronics and Communications / Electronics and Communications / Electronics and Electrical Engineering (EEE) or Equivalent AND Two Years of Experience in R&D in Industrial and Academic Institutions or Science and Technology Organisations and Scientific Activities and Services in the Embedded System Development. OR (II) M.E./M.Tech./M.S. in Electronics and Instrumentations / Advanced Electronics Engineering / Electronics / Electronics and Communication Engineering/ Embedded Systems or Equivalent Senior Project Associate (Senior-PAT) Essential Qualification: (I) B.E./B.Tech in Electronics and Electrical Engineering (EEE)/Electronics and Instrumentations/ Electronics / Electronics and Communication Engineering/Computer Science & Engineering / Information Technology/Electronics and Communications or Equivalent OR M.Sc. in Computer Science or Equivalent AND Three Years of Experience in R&D in Industrial and Academic | 35<br>Years<br>for<br>PAT-<br>I/II<br>and<br>40<br>Years<br>for<br>Senior<br>-PAT | As per CSIR-CEERI Guidelines For Project Associate-I (PAT-I) Rs. 31,000/-PM or Rs. 25,000/-PM as per CSIR Rules For Project Associate-II (PAT-II) Rs. 35,000/-PM or Rs. 28,000/-PM as per CSIR Rules For Senior Project Associate (Senior-PAT) Rs. 42,000/-PM as per CSIR Rules CSIR Rules | | | | , | | | | ı | |------|-------------------------------------------------------------------|------------------------------------------------------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------------------------------------------------------| | | | | | Institutions or Science and Technology Organisations and Scientific Activities and Services in the areas of Software Development, IT, AI, Machine Learning Algorithms and Deep Learning Algorithms (with domain knowledge of Python). OR (II) M.E./M.Tech./M.S. in Electronics and Electrical Engineering (EEE)/Electronics and Instrumentations / Advanced Electronics Engineering / Electronics / Electronics and Communication Engineering/Computer Science & Engineering/ Embedded Systems or Equivalent OR Ph.D. (Science/Engineering/Technology) in the areas of AI, Machine Learning Algorithms, and Deep Learning Algorithms. AND Two Years of Experience in R&D in Industrial and Academic Institutions or Science and Technology Organisations and Scientific Activities and Services in the areas of Software Development, IT, AI, Machine Learning Algorithms (with domain knowledge of Python). | | | | 3310 | HCP002502<br>&<br>CSIR Integrated Skill<br>Initiative phase-III | Skill Development<br>Unit<br>(CSIR-CEERI<br>Jaipur Campus) | PAT-I<br>&<br>01 | B.E/B.Tech / M.Sc. (Electronics/<br>ECE/ EEE / Electronics &<br>Instrumentation/ Electrical Engg. /<br>Electronics & Telecommunication /<br>Microwave/ mechatronics /<br>MEMS/ Physics) or equivalent<br>Desirable: Working Knowledge of<br>embedded system, Knowledge of | 35<br>Years | Rs. 31000/-<br>+HRA(for<br>GATE)<br>or<br>Rs. 25000/-<br>+HRA | | | | | | PCB design. Microcontroller<br>Programming. Programming skills<br>in Arduino. Knowledge of Circuit<br>design. PCB Design. | | | | 3311 | HCP002502<br>&<br>CSIR Integrated Skill<br>Initiative Phase-III | Skill Development<br>Unit<br>(CSIR-CEERI<br>Jaipur Campus) | Project<br>Assistant-II<br>&<br>02 | B.sc/ 3 Years Diploma in Engineering & Technology(ECE/ EE/ Physics/ Electronics/ Material Science) or equivalent | 35<br>Years | Rs. 20000/-<br>+HRA | | | | | | Desirable: Working knowledge of<br>embedded system. Knowledge of<br>PCB design. Programming skills in<br>Arduino. Knowledge of circuit<br>design. | | | | 3312 | GAP-6109<br>&<br>Ultrasonic-based Solar<br>powered monitoring and | Industrial<br>Automation<br>Group | PAT-I<br>&<br>01 | B.E/ B. Tech/ M.Sc./ ( ECE/ EEE/<br>EE/ Instumentation / Electrical /<br>Electronics/ Power Engineering /<br>Renewable Energy) or equivalent. | 35<br>Years | Rs. 31000/-<br>+HRA<br>or<br>Rs. 25000/-<br>+HRA | | | control of Harmful Algal | | | Desirable: Working experience and | | | |------|--------------------------|---------------|-----------------------|--------------------------------------|-------|--------------| | | bloom | | | domain knowledge of areas of | | | | | | | | power electronics or circuit design | | | | | | | | or renewable systems. | | | | 3313 | HCP-0101 | PME | PAT-I/II | PAT1: B.Tech/ BE in Computer | 35 | PAT1: | | | & | (Project | & | Science/ IT/ Electronics, Masters in | Years | 25000/- + | | | JIGYASA | Mangement and | 01 | Computer Science/ Electronics, or | | HRA as per | | | | Evaluation | Though the | equivalent. | | rule | | | | Unit) | requirements | | | PAT2: | | | | | are | PAT2: B.Tech/ BE in Computer | | 28000/- + | | | | | | Science/ IT/ Electronics, Masters in | | HRA as per | | | | | eligibility | Computer Science/ Electronics, or | | rule | | | | | criteria are | equivalent AND 2 years of | | *GATE/ | | | | | kept | experience. | | CSIR-NET | | | | | for PAT1. If | | | rules will | | | | | suitable | Preferable: 1) Experience in | | apply as per | | | | | candidate | Programming, Animation, | | the CSIR | | | | | from PAT2 | Database creation ARVR, Front | | Guidelines, | | | | | requirements | End Design, Microcontroller based | | and the | | | | | are | App Development and related | | stipend will | | | | | not found, a suitable | virtual/ algorithm development. | | be paid | | | | | candidate | 2) M.Tech in relevant stream or | | accordingly | | | | | from the | GATE/NET | | | | | | | PAT1 | GATE/NET | | | | | | | pool will be | | | | | | | | considered | | | | | | | | for the | | | | | | | | position and | | | | | | | | will be | | | | | | | | paid at the | | | | | | | | PAT1 level | | | | | | | | only. | | | | | 3314 | GAP-3252 | Semiconductor | SRF | M.Sc. (Electronics/ Physics/ | 35 | Rs. 42000/- | | | & | Process | & | Applied Physics/ Applied | Years | +HRA | | | Design, Fabrication and | Technology | 01 | Electronics/ E&I ) degree holders | | | | | packaging of 650V pGaN | Group | | with two years research experience. | | | | | E-mode HEMT for Power | | | & | | | | | Switching Applications. | | | M.E./ M.Tech/ in (EEE/ | | | | | | | | Electronics/ EE/ ECE / Electronics | | | | | | | | & Instrumentation / Compound- | | | | | | | | Semiconductor/ Microelectronics/ | | | | | | | | Applied Physics/ Nanotechnology/ | | | | | | | | Electronics/ Microelectronics/ | | | | | | | | VLSI Design). | | | \*Candidates with above qualification without experience can also apply they shall be eligible for the position of PAT-I #### # For PAT - I: - (i) ₹31,000/- + HRA to Scholars who are selected through- - (a) National Eligibility Test- CSIR-UGC NET including lectureship (Assistant Professorship) or GATE or - (b) A selection process through National level examinations conducted by Central Government Departments and their Agencies and Institutions such as DST, DBT, DAE, DOS, DRDO, MHRD, ICAR, ICMR, IIT, IISC and IISER etc. - (ii) ₹25,000/- + HRA for others who do not fall under (i) above. #### \* For PAT - II: - (i) ₹35,000/- + HRA to Scholars who are selected through- - (a) National Eligibility Test- CSIR-UGC NET including lectureship (Assistant Professorship) or GATE or - (b) A selection process through National level examinations conducted by Central Government Departments and their Agencies and Institutions such as DST, DBT, DAE, DOS, DRDO, MHRD, ICAR, ICMR, IIT, IISC and IISER (ii) ₹28,000/- + HRA for others who do not fall under (i) above #### For AcSIR Ph.D. (Engineering/IDDP) Students - 1. Those who does not have any fellowship can apply only when their research domain of Ph.D. is aligned with the research area of that project. Prior to applying, the Ph.D. student needs to have the permission of the Supervisor(s), PI of the project and approval from the Director. Scanned copy of the same should be uploaded on the portal. - 2. Those who are having fellowship, they are not eligible to apply. Interested candidates fulfilling the above qualifications must apply through online portal available on CSIR-CEERI website. A print out of the Application Form must be taken by the candidate after successfully submission of the form. The shortlisted candidates will be informed through 'E-mail/Institute website' along with the date and time for interview. Candidates are requested to frequently browse the Institute website. Shortlisted candidates will have to appear for the interviews through "Microsoft Teams" (MS Teams). Candidates will be allowed as a Guest in MS Teams, for which the link will be send to your registered Email. The selected candidates are expected to join immediately upon selection and bring with them all ORIGINAL TESTIMONIALS including application form, mark sheets & certificates and also a passport size photograph at the time of joining, failing which their engagement can be withdrawn. For Recruitment queries: For Technical queries: Sh. Rajan Tirkey Section Officer Sh. Sanjeev Kumar Advanced Informat Section Officer Advanced Information Technologies Group CSIR-CEERI, Pilani CSIR-CEERI, Pilani Email: <a href="mailto:recruitment@ceeri.res.in">recruitment@ceeri.res.in</a> Email: <a href="mailto:sanjeevkumar@ceeri.res.in">sanjeevkumar@ceeri.res.in</a> Phone:01596-252275 Phone:01596-252282 ## **Other Conditions:** - Candidates who have already served CSIR-CEERI or any other lab/ Institute of CSIR as Project Staff such as Project Assistant/ PAT-I/II/ JRF (in contract R&D Projects)/ SRF (in contract R&D Projects)/ Research Associate/ PAT-I/II etc. for a total period of 6 years or more are not eligible for these engagements. The candidates who have served for a period less than 6 years will have tenure up to remaining period till completion of Six years. - 2. Tenure of Engagement: Six months initially or co-terminus with the present project or till such time the job to be performed by Project Staff in the project exists, whichever is earlier. The tenure may be extended in steps of six months for the duration of Project based on satisfactory performance. The total tenure as Research Associate, Project Assistant, PAT-I/II, JRF/SRF etc. shall not exceed 6 years in any case. The total tenure of Six years shall be calculated as per periods spent on one Project and/ or different Projects taken together in CSIR-CEERI, Pilani and/or any other Lab./Instt. of CSIR as RA, Project Assistant, PAT-I/II etc. or as any other designation of equal status. - 3. All applicants must fulfil the essential qualification and other conditions stipulated in the advertisement as on the last date of receipt of the online applications. They are advised to satisfy themselves before applying that they possess at least the essential qualifications laid down as on the last date of receipt of online application. - 4. The date for determining the upper age limit, essential educational qualification and/or experience shall be the last date of submission of online application. - 5. The engagement of Scientific Administrative Assistant/Project Assistant, PAT-I/II, JRF, SRF etc. will be made on behalf of the Sponsor of the Projects. These are not CSIR-CEERI/CSIR posts and will not confer any right on the incumbent to claim, implicit or explicit, on any post in CSIR-CEERI/CSIR. - 6. Reservation: As regards reservation, if all things are equal, SC/ST/OBC/PWBD/EWS candidates may be given preference over General candidates so as to ensure their representation. # 7. Candidates shall upload scanned copies of following documents on Project Staff Recruitment Portal of CSIR-CEERI: - a. Candidates shall upload scanned copies of following academic certificates while applying for project staff positions: - i. 10<sup>th</sup> Standard - ii. 12<sup>th</sup>Standard - iii. Diploma Degree - iv. Graduation Degree (B.A./ B.Com./ BBA/ BCA/ B.Sc./ B.E./ B.Tech. etc.) - v. Post-Graduation (M.Sc./ M.E./ M.Tech./ MS etc.) Educational Qualification Certificate as mentioned in the advertisement essential qualification/ Semester Mark sheet or Final Mark sheet is compulsory. Along with this, Degree Award Certificate or Provisional Award Certificate. Percentage or CGPA/ DGPA should be clearly displayed on any one of the certificates. If certificate doesn't have proper percentage/ CGPA/ DGPA/ Grade then the application may not be considered. The candidate must ensure to provide proper certificates to ensure their eligibility for the positions they are applying for. - b. Date of Birth Proof (Any valid certificate having DOB such as 10<sup>th</sup>Standard, DOB Certificate, etc.) - c. Category certificate (in case of SC/ ST/ OBC/ PWBD/ EWS candidates) - d. NET/ GATE/ Any other equivalent exam qualification certificate (If applicable) - e. Experience certificate (Mandatory for the posts where experience is essential qualification) - f. Other certificates (If applicable) - 8. If it is found at any stage of the recruitment process or thereafter that the candidates do not fulfil the eligibility criteria, their candidature shall be cancelled without assigning any reason. Further, the decision of CSIR-CEERI in regard to the selection process will be final and binding to all concerned. No correspondence in this regard will be entertained by the Institute. - 9. Received applications will be screened by duly constituted Standing Screening Committee. The Screening Committee may fix different set of criteria to short-list the candidates as per the project requirement. Screening Committee will scrutinize and shortlist all the applications received for the specified project. Shortlisted candidates will be called for online interview. In case of false information received through online application, the competent authority will cancel the candidature of the candidate and debar for attending the interview in future. - 10. Shortlisted candidates may be called for interview through E-mail intimating the date & time, link/ reference of online mode, terms & conditions, if any. The candidate will be allowed to join only after verification of original certificates/ documents and other information found correct. - 11. Based on the performance of the candidates and availability of suitable candidates, Selection Committee may also recommend Panels for future engagement in different projects as and when need arises. The engagement process will be complete after the joining of the candidates. - 12. CSIR-CEERI reserves the right to cancel or withdraw the Offer of Engagement in case of any discrepancy found, in the candidature of any empaneled candidate at any stage. - 13. The number of positions may be increased or decreased as per the requirements. - 14. Other Terms & Conditions will be governed as per guidelines issued by the funding agency/CSIR/CEERI for the engagement of above Project Staff as amended from time to time. The last date & time for applying applications is $\underline{04.08.2025}$ till $\underline{05:00}$ P.M. Application received after last date will not be entertained. Sd/-SECTION OFFICER